

# **Voltage-Current Regulator**

# TLE 4305

#### Features

- Wide supply voltage operation range
- · Wide ambient temperature operation range
- Minimized external circuitry
- High voltage regulation accuracy
- High current limit regulation accuracy
- Low temperature drift
- Independent voltage- current-loop compensation
- Internal fixed amplification
- Fully temperature compensated current- and voltage OTA (operational transconductance amplifier)
- SMD package
- Industrial type

### **Functional Description**

The TLE 4305 G is specifically designed to control the output voltage and the output current of a switch mode power supply.

Independent compensation networks for the voltage- and for the current-loop can be realized by external circuitry.

The device contains a high accuracy bandgap reference voltage, two operational trans conductance amplifier (OTA), an opto-coupler driver output stage and an high-voltage bias circuit.

The device is based on Infineons double isolated power line technology DOPL which allows to produce high precision bipolar voltage regulators with breakdown voltages up to 45 V.

| Туре       | Ordering Code | Package   |  |  |
|------------|---------------|-----------|--|--|
| TLE 4305 G | Q67006-A9341  | P-DSO-8-3 |  |  |









# Figure 1 Pin Configuration (top view)

## Table 1Pin Definitions and Functions

| Pin No. | Symbol | Function                                                                                                                                                                                                                            |
|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | S      | Supply voltage; external blocking capacitor necessary (see Figure 4).                                                                                                                                                               |
| 2       | VSE    | <b>Voltage Sense Input;</b> non inverting with respect to voltage compensation VCO; internal compared with the high accuracy bandgap-reference (typ. 2.5 V).                                                                        |
| 3       | OUT    | <b>Output;</b> NPN emitter follower output with an internal series resistor of 1 k $\Omega$ ; controlled by the potential of VCO or CCO; output voltage is internally clamped therefore the output current is internally limited.   |
| 4       | CSE    | <b>Current Sense Input 1;</b> connected to an internal voltage divider (reference to the inverting input of the current OTA; see Figure 7).                                                                                         |
| 5       | GND    | Ground; reference potential unless otherwise specified.                                                                                                                                                                             |
| 6       | CCO    | <b>Current Compensation Output;</b> internal series resistor to the current-OTA output (typ. 1 k $\Omega$ ); amplification internal temperature compensated; current loop compensation can be done by an external capacitor to GND. |
| 7       | VCO    | <b>Voltage Compensation Output;</b> internal series resistor to the voltage-OTA output (typ. 1 k $\Omega$ ); amplification internal temperature compensated; voltage loop compensation can be done by an external capacitor to GND. |
| 8       | CRE    | <b>Current-OTA Reference Input;</b> current sense reference input; non inverting input of the current-OTA.                                                                                                                          |





Figure 2 Block Diagram



| Parameter            | Symbol                                       | Limit | Values | Unit | Remarks                       |
|----------------------|----------------------------------------------|-------|--------|------|-------------------------------|
|                      |                                              | Min.  | Max.   |      |                               |
| Voltages             |                                              |       | -      | •    |                               |
| Supply voltage       | Vs                                           | -0.3  | 45     | V    | -                             |
| Input voltages       | $V_{\rm VSE}; V_{\rm CSE};$<br>$V_{\rm CRE}$ | -0.3  | 7      | V    | -                             |
| Output voltages      | $V_{\rm OUT}; V_{\rm VCO}; V_{\rm CCO}$      | -0.3  | 7      | V    | -                             |
| Currents             |                                              | ·     | ·      |      | ·                             |
| Output current       | I <sub>OUT</sub>                             | -5    | 3      | mA   | -                             |
| Output current       | $I_{\rm VCO}; I_{\rm CCO}$                   | -0.5  | 0.5    | mA   | -                             |
| ESD-Protection       |                                              |       |        |      |                               |
| Human Body Model     | V <sub>ESD</sub>                             | -2000 | 2000   | V    | according to<br>MIL STD 833 D |
| Temperatures         |                                              |       |        |      |                               |
| Junction temperature | T <sub>j</sub>                               | -40   | 150    | °C   | -                             |
| Storage temperature  | T <sub>stg</sub>                             | -50   | 150    | °C   | -                             |
| Thermal Resistances  |                                              |       | ·      | ·    | · ·                           |
| Junction ambient     | R <sub>thj-a</sub>                           | _     | 200    | K/W  | -                             |

#### Table 2Absolute Maximum Ratings

Note: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### Table 3Operating Range

| Parameter            | Symbol | Limit Values |      | Unit | Remarks |
|----------------------|--------|--------------|------|------|---------|
|                      |        | Min.         | Max. |      |         |
| Supply voltage       | Vs     | 8            | 42   | V    | _       |
| Junction temperature | Tj     | -40          | 150  | °C   | -       |

Note: In the operating range, the functions given in the circuit description are fulfilled.



### Table 4 Electrical Characteristics

8 V <  $V_{\rm S}$  < 42 V; -40 °C <  $T_{\rm j}$  < 150 °C;  $I_{\rm OUT}$  = 0 mA; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                                 | Symbol                    | Limit Values |           |       | Unit  | Test Condition                                             |  |  |  |
|-------------------------------------------|---------------------------|--------------|-----------|-------|-------|------------------------------------------------------------|--|--|--|
|                                           |                           | Min.         | Тур.      | Max.  |       |                                                            |  |  |  |
| Current Consumption                       |                           |              |           |       |       |                                                            |  |  |  |
| Supply current                            | I <sub>S</sub>            | _            | 1         | 1.5   | mA    | $V_{\rm S} = 9 \text{ V};$<br>$T_{\rm j} = 25 \text{ °C}$  |  |  |  |
| Supply current                            | Is                        | -            | -         | 2     | mA    | V <sub>S</sub> = 9 V                                       |  |  |  |
| Supply current                            | I <sub>S</sub>            | -            | 1.5       | 2.5   | mA    | $V_{\rm S} = 42 \text{ V};$<br>$T_{\rm j} = 25 \text{ °C}$ |  |  |  |
| Supply current                            | Is                        | _            | -         | 4     | mA    | V <sub>S</sub> = 42 V                                      |  |  |  |
| Reference Voltage (measurable at pin CSE) |                           |              |           |       |       |                                                            |  |  |  |
| Voltage at pin CSE                        | $V_{\rm CSE, ref}$        | 2.45         | 2.50      | 2.55  | V     | $T_{\rm j}$ = 25 °C;<br>$I_{\rm CSE}$ = 0 mA               |  |  |  |
| Voltage at pin CSE                        | $V_{\rm CSE, ref}$        | 2.425        | -         | 2.575 | V     | $I_{\rm CSE} = 0  {\rm mA}$                                |  |  |  |
| Temperature Coefficient                   | $\Delta V_{\rm CSE, ref}$ | -50          | -         | 50    | ppm/K | -                                                          |  |  |  |
| Voltage-OTA; Pin VSE a                    | nd VCO                    |              |           |       | •     |                                                            |  |  |  |
| Input voltage threshold                   | $V_{\sf VSE}$             | -            | $V_{REF}$ | -     | V     | $I_{\rm VCO}$ = 0 mA;<br>$V_{\rm VCO}$ = 2.5 V             |  |  |  |
| Input offset voltage                      | $V_{\rm VSE,io}$          | -5           | -         | 5     | mV    | $I_{\rm VCO}$ = 0 mA;<br>$V_{\rm VCO}$ = 2.5 V             |  |  |  |
| Transconductance                          | <i>g</i> <sub>V</sub>     | -            | 1         | -     | mS    | $g_{\rm V} = \Delta I_{\rm VCO} / \Delta U_{\rm VSE}$      |  |  |  |
| Output series resistor                    | R <sub>VCO</sub>          | -            | 2         | -     | kΩ    | -                                                          |  |  |  |
| Gain Bandwidth Product                    | B <sub>V</sub>            | -            | 500       | -     | kHz   | -                                                          |  |  |  |
| Input current                             | I <sub>VSE</sub>          | -1.0         | -0.2      | -0    | μA    | $V_{\rm VSE} = 0 \ { m V}$                                 |  |  |  |
| Output current;<br>source                 | I <sub>VCO</sub>          | -150         | -60       | -25   | μA    | $V_{VSE} = 5 V;$<br>$V_{VCO} = 2.5 V$                      |  |  |  |
| Output current;<br>sink                   | I <sub>VCO</sub>          | 25           | 60        | 150   | μA    | $V_{\rm VSE}$ = 0 V;<br>$V_{\rm VCO}$ = 2.5 V              |  |  |  |



# Table 4Electrical Characteristics (cont'd)

8 V <  $V_{\rm S}$  < 42 V; -40 °C <  $T_{\rm j}$  < 150 °C;  $I_{\rm OUT}$  = 0 mA; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                                  | Symbol           | Limit Values |      |      | Unit | Test Condition                                                         |  |  |  |
|--------------------------------------------|------------------|--------------|------|------|------|------------------------------------------------------------------------|--|--|--|
|                                            |                  | Min.         | Тур. | Max. |      |                                                                        |  |  |  |
| Current-OTA; Pin CSE and CCO               |                  |              |      |      |      |                                                                        |  |  |  |
| Input voltage threshold                    | V <sub>CSE</sub> | -210         | -200 | -190 | mV   | $I_{\rm CCO} = 0 \text{ mA};$ $V_{\rm CCO} = 2.5 \text{ V}$            |  |  |  |
| Transconductance                           | 8c               | -            | 1    | -    | mS   | $g_{\rm C} = \Delta I_{\rm CCO} / \Delta U_{\rm CSE}$                  |  |  |  |
| Output series resistor                     | R <sub>CCO</sub> | -            | 2    | -    | kΩ   | -                                                                      |  |  |  |
| Gain Bandwidth Product                     | B <sub>C</sub>   | -            | 500  | -    | kHz  | -                                                                      |  |  |  |
| Input current                              | I <sub>CSE</sub> | -200         | -100 | -50  | μA   | $V_{\rm CSE} = 0 \ {\rm V}$                                            |  |  |  |
| Output current;<br>source                  | I <sub>CCO</sub> | -150         | -60  | -25  | μA   | $V_{CRE} = 2.5 V; V_{CSE} = 0 V; V_{CCO} = 2.5 V$                      |  |  |  |
| Output current;<br>sink                    | I <sub>CCO</sub> | 25           | 60   | 150  | μA   | $V_{CRE} = 0 V;$<br>$V_{CSE} = 0 V;$<br>$V_{CCO} = 2.5 V$              |  |  |  |
| Current Reference Inpu                     | t Pin CRE        |              | 1    | •    | 4    |                                                                        |  |  |  |
| Input Current                              | I <sub>CRE</sub> | -1.0         | -0.2 | -0   | μA   | $V_{CSE} = 0 V;$<br>$V_{CRE} = 0 V$                                    |  |  |  |
| Output Pin OUT                             |                  |              | 1    | •    | 4    |                                                                        |  |  |  |
| Output voltage limit                       | V <sub>OUT</sub> | 3            | 4    | 5.5  | V    | $V_{\rm VSE} = 5 \text{ V};$<br>$R_{\rm OUT-GND} = 22 \text{ k}\Omega$ |  |  |  |
| Output current;<br>voltage loop controlled | I <sub>OUT</sub> | -8.5         | -4   | -2   | mA   |                                                                        |  |  |  |
| Output current;<br>voltage loop controlled | I <sub>OUT</sub> | -4.5         | -2.0 | -0.5 | mA   |                                                                        |  |  |  |



# Table 4Electrical Characteristics (cont'd)

8 V <  $V_{\rm S}$  < 42 V; -40 °C <  $T_{\rm j}$  < 150 °C;  $I_{\rm OUT}$  = 0 mA; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                                  | Symbol           | Limit Values |      | Jes  | Unit | Test Condition                                                                                   |
|--------------------------------------------|------------------|--------------|------|------|------|--------------------------------------------------------------------------------------------------|
|                                            |                  | Min.         | Тур. | Max. |      |                                                                                                  |
| Output current;<br>current loop controlled | I <sub>OUT</sub> | -8.5         | -4   | -2   | mA   |                                                                                                  |
| Output current;<br>current loop controlled | I <sub>OUT</sub> | -4.5         | -2.0 | -0.5 | mA   | 8 V < $V_{\rm S}$ < 10 V;<br>$V_{\rm CSE}$ = 0 V;<br>$V_{\rm CRE}$ = 5 V;<br>$V_{\rm OUT}$ = 0 V |

Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics apply at  $T_A = 25$  °C and the given supply voltage.



# **Application Information**

The TLE 4305 is a voltage and current regulator for Switch Mode Power Supply (SMPS) applications.

It controls the output voltage and the maximum output current of a power supply unit. It is located on the secondary side of the SMPS.

The TLE 4305 consists of a output voltage control loop and a current control loop. The driver is especially designed to drive the opto-isolator. The current controls the PWM duty cycle of the primary regulator.

## Isolated SMPS

Switch mode power supply (SMPS) systems generate a regulated DC voltage  $V_Q$  that is isolated from the primary side. A maximum output current  $I_{Qmax}$  is defined to protect the system in any load failures.



### Figure 3 Isolated SMPS Principle

The principle of an isolated SMPS is shown in **Figure 3**. The primary side of the SMPS is supplied by the line. The secondary side supplies a regulated voltage to the load. Primary and secondary side are isolated from each other by the transformer and an opto isolator.

A SMPS controller such as the Infineon TDA1683x controls the PWM duty cycle of the output voltage signal. The signal is transmitted by a Transformer with n1:n2 (n: number of windings). On the secondary side a load capacitor is charged. The secondary regulator controls the output voltage  $V_Q$  and limits the output current. It generates an analog control signal to the primary side through an opto isolator to regulate the PWM duty cycle of the primary signal. The loop is closed through the primary SMPS regulator and the transformer.

Simple SMPS defines the output voltage by a voltage divider and a transistor. This requires very precise resistor values and due to the nature of the transistor the control signal is dependent on temperature and device variation. The current limitation has to be done on the primary side with elements suitable for high voltages.



## SMPS with TLE 4305 Secondary Regulator

The TLE 4305 is located on the secondary side of the regulator and controls the output voltage as well as it limits the output current. Voltage and current can be chosen independent from each other by the designer according to the application's requirements.





$$V_{\rm Q} = 2.5 \ {\rm V} \times (R_{\rm V1} + R_{\rm V2}) \ / \ R_{\rm V2}$$

$$I_{\rm Q}$$
 = 0.2 V /  $R_{\rm Sense}$ 

**Figure 3** shows the TLE 4305 as SMPS secondary regulator as application circuit. The load capacitor  $C_{\rm L}$  is charged by the PWM-signal at the secondary side of the transformer. The diode D2 defines the current flow in the transformer.

(1)

(2)



The TLE 4305 includes an independent voltage control and current control loop. The internal schematic is shown in Figure 2. For  $I_Q < I_{Qmax}$  the voltage control gets priority. If the supply operates in the overcurrent protection mode, the current loop is active and reduces the output voltage with constant output current  $I_{Qmax}$ . The output voltage/output current curve is shown in Figure 5.

Both the current control loop and the voltage control loop are temperature compensated.



### Figure 5 Current and Voltage Limit

The voltage or current loop regulator result defines the current into the opto isolator to control the PWM duty cycle. The LED driver is fully integrated, no external components are required.



# Voltage Control Loop



### Figure 6 Voltage Loop

The voltage loop regulator compares the input voltage  $V_{SE}$  to a reference voltage  $V_{ref}$  of typical 2.5 V. The difference is attenuated and proportional current drives the opto isolator. The control loop output voltage  $V_Q$ , pin VSE, pin OUT, opto isolator, primary regulator and the transformer close the loop.

To program an output voltage a divider is used. The resistors are chosen according to **Equation (5)**.

$$V_{\rm VSE} = V_{\rm ref} \tag{3}$$

$$V_{\rm VSE} = V_{\rm Q} \times R_{\rm V2} \,/\, (R_{\rm V1} + R_{\rm V2}) \tag{4}$$

with  $V_{\rm ref}$  typical 2.5 V

$$V_{\rm Q} = V_{\rm VSE} \times (R_{\rm V1} + R_{\rm V2}) / R_{\rm V2}$$
(5)

To compensate the voltage loop a 10 nF capacitor should be connected to pin VCO. With the internal 1 k $\Omega$  resistor it reduces the overall closed voltage loop's bandwidth.

If the gain of the overall loop has to be adapted to the application's needs, the output capacitor can be modified accordingly.



# **Current Control Loop**



# Figure 7 Current Control Loop

To detect the current a sense resistor  $R_{\text{sense}}$  is placed in the current back-path to the transformer (see Figure 4 and Figure 7).

The control operational amplifier compares the voltage at pin CRE to the voltage at the inverting input of the OTA. In an overcurrent condition, the overall closed loop through current loop, opto isolator, primary regulator, transformer and the application reduces the PWM duty cycle to meet the closed loop condition.

 $V_{\rm CSE}$  -  $V_{\rm CRE}$  is typical 200 mV.

The current limit is defined by

$$I_{\text{Qmax}} = 200 \text{ mV} / R_{\text{sense}}$$

To compensate the overall closed current loop a 10 nF capacitor should be connected to pin VCO. With the internal 1 k $\Omega$  resistor it reduces the voltage loop's bandwidth.

As already explained for the voltage loop, the capacitor can be modified according to the overall loop's bandwidth.

To further improve the current control in addition a compensation can be added at pin CRE as shown in **Figure 8**.

(6)





Figure 8 Improved Current Control Loop

The calculation of the current is identical to the above calculation (**Equation (6)**). The voltage at resistor  $R_{CRE}$  can be neglected (typical 2 mV for 10 k $\Omega$  resistor). The resistor  $R_{CRE}$  and the Capacitor  $C_{CRE}$  improve further the current control loop response.

# Supply of the TLE 4305

The TLE 4305 is an active circuitry and requires a supply voltage at pin  $V_{\rm S}$ . During start up of the supply, there is no energy stored in the load capacitor. Dependent on the required output voltage also during operation the output voltage might be too small. Therefore a second transformer-winding n3 is required. The voltage charges the input capacitor  $C_{\rm S}$  though the diode D1. Internally the TLE 4305 generates for input voltages above 8 V a preregulated 6 V internal rail. The device generates biasing currents and reference voltages from this rail.

To avoid Ground and  $V_{Q}$ -shifts, all GND connections should be connected to one point as well as all  $V_{Q}$ -signals.

If the application requires more than one voltage linear post-regulators can be used. In the application a choke should be placed in series. An electrolyte or tantalum capacitor of 10  $\mu$ F to 100  $\mu$ F should be used in parallel to a 10 to 100 nF ceramic capacitor to filter high frequency noise. The size of the choke and the capacitors depend on the application requirements.



## **Package Outlines**



Figure 9 P-DSO-8-3 (Plastic Dual Small Outline)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device

Dimensions in mm

Edition 2004-01-01 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved.

#### **Attention please!**

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.